# Open Source RTL Playing

Starting with an async\_fifo design verification task

Yilou Wang

# How to model async\_fifo, RTL or SystemC?

RTL or SystemC?

SystemC: Transaction Level Modeling

RTL: Signal Level

## A toy project in SystemC

https://github.com/YilouWang/Toy4Joy SystemC

Section1: FiFo Modeling and Testing

1. modeling 4 fifos

```
( signal-level-normal fifo, signal-level-FWFT(first-word-fall-through) fifo, transaction-level fifo with sc_interface, transaction-level fifo with TLM)
```

2. comparing the performance of 4 fifos

#### Result and Conclusion

Test0: Fifos have a size of 16, and 8 to 24 bytes are written to/read from them randomly.

Test1: Fifos have a size of 2048, and 512 to 1536 bytes are written to/read from them randomly.

Conclusion: TLM — Increased simulation speed and Reduced modeling effort

# Async FiFo

Async: two different clks, w\_clk and r\_clk

Main problem: metastability, which shows in signal level

So, I choose to model async\_fifo in signal level (RTL).

## RTL Playing

#### https://github.com/YilouWang/RTL\_Playing/tree/main/Asyn\_Fifo/DUT

I model async\_fifo in SystemVerilog and run a simple simulation in Verilator with a simple C++ testbench to drive signals.

https://github.com/YilouWang/RTL\_Playing/tree/main/Asyn\_Fifo/py\_tb

After modeling the async\_fifo, I use the open source Pyuvm-cocotb to build the verification environment to do the verification task.

# Why Verilator?

- ·Open Source
- ·Fast Simulation Speed
- ·First-time-exploration (This is my first time using verilator, and it's a great opportunity to learn more about it.)
- ·Qualification in job description
  - Experience with open source verification tools (Verilator, Cocotb) is desirable

## Why PyUVM-Cocotb?

Open Source

Easy Python programming

Supported by Verilator

Already familiar with it (experience in my master thesis)

sv-uvm is not fully supported in Verilator and Modelsim is unavailable.

#### Modelsim unavailable



## RTL Playing

https://github.com/YilouWang/RTL\_Playing/tree/main/Asyn\_Fifo/DUT

I model async\_fifo in SystemVerilog and run a simple simulation in Verilator with a simple C++ testbench to drive signals.

# Async FiFo



Figure cited from <a href="http://www.sunburst-design.com/papers/CummingsSNUG2002SJ\_FIFO1.pdf">http://www.sunburst-design.com/papers/CummingsSNUG2002SJ\_FIFO1.pdf</a>

# Async FiFo

sync\_2ff.sv: a synchronizer that uses double flip-flops to greatly reduce the probability of metastability.

empty/full\_checker.sv: determines if the fifo is full or empty and converts the write/read pointer into Gray code.

fifo\_mem.sv: stores fifo data

## simple\_testbench.cpp

```
// Simulation loop
for (int t = 1; t < 10000; t++) {
    // Toggle write clock every 5 units
    if (t % w clk f == 0) {
        w clk = !w clk;
        top->w clk = w clk;
        if (w_clk) { // Perform write operations at positive edge of w_clk
            if (rand() % 2 == 0) { // Randomly perform write operations
                top->w en = 1;
                top->w data = rand() % 256;
            } else {
                top->w_en = 0;
    // Toggle read clock every 7 units
    if (t % r clk f == 0) {
        r clk = !r clk;
        top->r clk = r clk;
        if (r_clk) { // Perform read operations at positive edge of r_clk
            top->r en = (rand() % 4 == 0); // Randomly enable read
```

## RTL Playing

https://github.com/YilouWang/RTL\_Playing/tree/main/Asyn\_Fifo/py\_tb

After modeling the async\_fifo, I use the open source Pyuvm-cocotb to build the verification environment to do the verification task.

## pyuvm-cocotb



Figure cited from cocotb manual document

cocotb.trigger()



## py\_tb

testbench.py: uvm components and uvm framework

async\_fifo\_utils.py: BFM for testbench to communicates with DUT



#### Random\_Sequence

Generating random w\_data

Sequencer sends sequence to driver

```
35
           def randomize(self):
36
               self.operation = 'write'
               self.data = random.randint(0, 255)
37
38
       class RandomSeq(uvm sequence):
40 V
           async def body(self):
41
               num sequence item = 2000
               for i in range(num_sequence_item):
                   cmd tr = SeqItem("cmd tr")
43
                   await self.start item(cmd tr)
44
45
                   cmd_tr.randomize()
                   cmd_tr.nums = num_sequence_item
                   # print(cmd tr. str ())
47
                   await self.finish item(cmd tr)
48
```

#### Driver

Initiates a fork ... join\_any, one for pushing data, the other for popping data

```
async def run_phase(self):
    await self.launch_tb()
    push_task = cocotb.start_soon(self.push_data())
    pop_task = cocotb.start_soon(self.pop_data())
    await First(Join(push_task), Join(pop_task)) # fork ... join_any
```

Pushing and popping data with a random-generated delay

```
async def push_data(self):
    while True:
        seq_item = await self.seq_item_port.get_next_item()
        self.count += 1
        w_delay = random.randint(0, self.w_delay_max)
        # print(seq_item.nums, self.count)
        self.logger.info(f"Push: w_data,{seq_item.data} into fifo with a delay, {w_delay}")
        await self.bfm.push_with_delay(seq_item.data, seq_item.operation, w_delay)
        self.seq_item_port.item_done()
        if self.count >= seq_item.nums:
            await self.bfm.wait_r_clk_cycles(50)
            self.drive_task_finished.set()
            print("notified")
```

#### monitor & scoreboard

cmd\_monitor, monitors w\_data, and sends to scoreboard as the expected result

result\_monitor, monitors r\_data, and sends to scoreboard as the actual result

In scoreboard, using a fifo(uvm\_tlm\_analysis\_fifo) to receive the data from two monitor, so...

No need to build an extra reference model in this case.

#### Coverage

Two coverage classes in this case:

input\_coverage: w\_data

```
class input_Coverage(uvm_subscriber):

    def end_of_elaboration_phase(self):
        # self.cvg = set()
        self.bit_cvg = {i: False for i in range(8)}
        self.zero_cvg = False # All zero
        self.one_cvg = False # All one
        self.one_hot_cvg = {i: False for i in range(8)} # 0100'0000, 1000'0000, 0000'0001
```

output\_coverage: w\_full, r\_empty

```
class output_Coverage(uvm_subscriber):
    def end_of_elaboration_phase(self):
        self.full_cvg = False
        self.empty_cvg = False
```

#### Results

```
nums = 2000, w_delay_max = 2, r_delay_max = 5
```

```
...syn Fifo/py tb/testbench.py(140)
24297.00ns
24297.00ns INFO
               cocotb.regression
                                          RandomTest passed
               cocotb.regression
24297.00ns INFO
                                          ** TEST
                                                                   STATUS SIM TIME (ns) REAL TIME (s) RATIO (ns/s) **
                                          ** testbench.RandomTest
                                                                             24297.00
                                                                                           1.73
                                                                                                   14076.10 **
                                          ************************************
                                          ** TESTS=1 PASS=1 FAIL=0 SKIP=0
                                                                             24297.00
              ..syn_Fifo/py_tb/testbench.py(143) [uvm_test_top.env.cmd_cvg]: All bits were covered at least once, including one-hot, all-one and all-zero cases.
 24269.00ns INFO
              cocotb.regression
 24269.00ns INFO
                                     RandomTest passed
 24269.00ns INFO
              cocotb.regression
                                     ** TEST
                                                           STATUS SIM TIME (ns) REAL TIME (s) RATIO (ns/s) **
                                     *********************************
                                     ** testbench.RandomTest
                                                                   24269.00
                                     *******************************
                                     ** TESTS=1 PASS=1 FAIL=0 SKIP=0
                                                                               1.82
                                                                   24269.00
                                                                                      13343.93 **
```

#### Results

nums = 200, w\_delay\_max = 5, r\_delay\_max = 2

```
OUUD THIO
          6069.00ns
          ..syn_Fifo/py_tb/testbench.py(140)
6069.00ns INFO
          cocotb.regression
                             RandomTest passed
6069.00ns INFO
          cocotb.regression
                             ********************************
                                               STATUS SIM TIME (ns) REAL TIME (s) RATIO (ns/s) **
                             ** testbench.RandomTest
                                                      6069.00
                                                               0.30
                                                                     20291.24 **
                             *******************************
                             ** TESTS=1 PASS=1 FAIL=0 SKIP=0
                                                      6069.00
                                                                     18556.88 **
```

#### Conclusion

#### https://github.com/YilouWang/RTL\_Playing

Modeling an async\_fifo in SystemVerilog and Checking the basic functionality through a simple C++ testbench.

Architecting a verification environment in pyuvm, and verifying the async\_fifo.

## Future exploration

Create additional sequences to specifically test unique scenarios such as continuous writing, continuous reading, writing until full, and reading until empty.

## Future exploration

Verilator can support partially UVM, recently presented by Krzysztof Bieganski on ORConf 2023 in Munich.

Video is from <a href="https://www.youtube.com/watch?v=2zOmpArtdH4">https://www.youtube.com/watch?v=2zOmpArtdH4</a>

A simple memory uvm test has been contributed and it demonstrates the successful running with uvm in Verilator.

git clone https://github.com/antmicro/verilator-verification-features-tests.git

Therefore, it would be nice to put more effort in building a SV-UVM testbench running with Verilator and later integrate my thesis topic (reuse of SV-UVC in cocotb/pyuvm) into it.